Part Number Hot Search : 
2SK192 ADV7162 DT71V BD6029GU CBPS130A ME76ZBG BDX88C 00202
Product Description
Full Text Search
 

To Download MTC20154 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1/21 MTC20154 february 2004 features fully integrated afe for adsl overall 12 bit resolution, 1.1mhz signal bandwidth 8.8 ms/s adc 8.8 ms/s dac thd: -60 db @ full scale 1v full scale input differential analog i/o accurate continuous-time channel filtering 3 rd & 4 th order tunable continuous time lp filters 64 pin tqfp package 350mw power consumption applications adsl front-end for all full rate and lite standards description the MTC20154 is the fifth generation analog front end (afe) designed for dmt based adsl (asynchronous digital subscriber line) modems compliant with ansi t1.413 category 2 standard. it includes one 12 bit dac and one 13 bit adc.it is intended to be used with the mtc20156/ mtc20147 dmt/atm processors as part of the mtk20150/mtk20141 chipsets, but may also be used to support other xdsl signal processors. the MTC20154 provides programmable low pass filters for each of the two channels and automatic gain control. a configuration pin allows the filters to be switched from atu-r mode to atu-c mode. the pipeline adc architecture provides 13 bit dy- namic range and a signal bandwith of 1.1 mhz. the device consumes only 0.35 watt in full opera- tion and has a power down mode for standby. it is housed in a compact 64 pin thin plastic quad flat package. tqfp64 (10 x 10 1.4mm) ordering number: mtc10154tq-c (temp.: 0 to 70c) integrated adsl cmos analog front-end circuit figure 1. block diagram t uning circuit i/v - ref xtal-driver vcxo dac iccq calibration ctrl/tst ifce g= -9..6db 1db step txp txn rxp rxn aacrx agcrx agctx a = -15..0db, 5db step g = -0..31db, 1db step 12bits 13bits 4bits 4bits mux mux error correction digital interface 1.1mhz hc/ds 138khz sc/us adc dac .com .com .com .com 4 .com u datasheet
MTC20154 2/21 functional description the MTC20154 chip can be used on the atu-c side (lt), and on the atu-r (nt) side (defined by ltnt pin). the selection consists mainly of a filter interchange between the rx and tx path. the filters (with a programmable cutoff frequency) use automatic continuous time tuning to avoid time varying phase char- acteristics which can be of dramatic consequence for dmt modems. it requires few external components, uses a 3.3 v supply and is packaged in a 64 pins tqfp in order to reduce pcb area. the receiver (rx) the dmt signal coming from the line to the MTC20154 is first filtered by the two following external filters: ? pots hp filter: attenuation of speech and pots signalling. ? channel filter: attenuation of echo signal to improve rx dynamic. the signal is amplified by a low noise gain stage (-15..+31 db) then low-pass filtered to avoid anti-aliasing and to ease further digital processing by removing unwanted high frequency out-of-band noise. a 12 bits a/d converter samples the data at 8.832 ms/s, transforms the signal into a digital representation and sends it to the dmt signal processor via the digital interface. the transmitter (tx/txe) the 12 bits data at 8.832 ms coming from the dmt signal processor through the digital interface are trans- formed by a d/a converter into an analog signal. this signal is then filtered to decrease dmt sidelobes levels and meet the ansi transmitter spectral response but also to reduce the out-of-band noise (which can be echoed to the rx path) to an acceptable level. the pre-driver buffers the signal for the external line driver and in case of short loops provide attenuation provision (-9..+6 db). the vcxo the vcxo is divided in a xtal driver and an auxilliary 8 bits dac for timing recovery. the xtal driver is able to operate at 35.328 mhz or 17.664 mhz. an internal pll will be used to double the frequency in the 17.664 mhz case. it also provides an amplitude regulation mechanism to avoid tem- perature/-supply/technology dependent frequency pulling. the dac which is driven by the ctrlin pin provides a current output with 8 bits resolution and can be used to tune the xtal frequency with the help of external components. a time constant between dac input and vcxo output can be introduced (via the ctrlin interface) and programmed with the help of an external capacitor (on vcocap pin). the digital interface the digital part of the MTC20154 can be divided into two parts: the data interface converts the multiplexed data from/to the dmt signal processor into a valid representation for the tx dac and rx adc. the con- trol interface allows the board processor to configure the MTC20154 paths (rx/tx gains, filter band, ...) or settings. package the MTC20154 is housed in a 64-pin tqfp package. .com .com .com .com .com 4 .com u datasheet
3/21 MTC20154 pin assignement table 1. pinning description MTC20154 afe pin name description connection type dir. main characteristics digital interface 64 dvss negative supply for input i/os + core dig supply direct bi z = 0 ? ? 1 tx3 transmit data bus bit 3 (msb) mtc20156/146/147 schmitt in high z 2 tx2 transmit data bus bit 2 mtc20156/146/147 schmitt in high z 3 tx1 transmit data bus bit 1 mtc20156/146/147 schmitt in high z 4 tx0 transmit data bus bit 0 (lsb) mtc20156/146/147 schmitt in high z 5 ctrlin serial control interface input mtc20156/146/147 schmitt in high z 6 dvdd positive supply for input i/os + core dig supply direct bi z = 0 ? ? 7 dvdd positive supply for output i/os dig supply direct bi z = 0 ? ? 8 clkm master clock output system tristate out imax = 4 ma cmax = 100 pf 9 clkwd word clock output system tristate out imax = 4 ma cmax = 100 pf 10 rx3 receive data bus bit 3 (msb) mtc20156/146/147 tristate out imax = 4 ma cmax = 100 pf 11 rx2 receive data bus bit 2 mtc20156/146/147 tristate out imax = 4 ma cmax = 100 pf 12 rx1 receive data bus bit 1 mtc20156/146/147 tristate out imax = 4 ma cmax = 100 pf 13 rx0 receive data bus bit 0 (lsb) mtc20156/146/147 tristate out imax = 4 ma cmax = 100 pf 14 pd general power down system tristate out imax = 4 ma cmax = 100 pf 15 dvss negative supply for output i/os dig supply direct bi z = 0 ? ? 16 reset general reset (active low) system schmitt in high z analog interface 17 avssadc adc analog negative supply ana supply direct bi z = 0 ? ? 18 drvsd external tx driver shutdown tx driver tristate out imax = 4 ma cmax = 100 pf 19 drv1 external tx driver bias control msb tx driver tristate out imax = 4 ma cmax = 100 pf 20 drv0 external tx driver bias control lsb tx driver tristate out imax = 4 ma cmax = 100 pf 22 vref adc virtual ground decoupling c network analog bi nodc current .com .com .com .com .com 4 .com u datasheet
MTC20154 4/21 23 vran adc negative reference decoupling c network analog bi nodc current 24 vrap adc positive reference decoupling c network analog bi nodc current 25 avddadc adc analog positive supply ana supply direct bi z = 0 ? ? 29 avdd txdrv internal tx pre--driver positive supply ana supply direct bi z = 0 ? ? 30 txn analog tx signal negative output (diff) tx output analog out v com = vdd/2 31 txp analog tx signal positive output (diff) tx output analog out v com = vdd/2 32 avss txdrv internal pre--driver negative supply ana supply direct bi z = 0 ? ? 33 gp3 analog general purpose control pin board tristate out imax = 4 ma cmax = 100 pf 34 gp2 analog general purpose control pin board tristate out imax = 4 ma cmax = 100 pf 35 gp1 analog general purpose control pin board tristate out imax = 4 ma cmax = 100 pf 36 gp0 analog general purpose control pin board tristate out imax = 4 ma cmax = 100 pf 39 avddfilt filter analog positive supply ana supply direct bi z = 0 ? ? 40 agnd analog virtual ground c network analog bi nodc current 43 avssfilt filter analog negative supply ana supply direct bi z = 0 ? ? 44 avsslna lna analog negative supply ana supply direct bi z = 0 ? ? 48 avddlna lna analog positive supply ana supply direct bi z = 0 ? ? 50 rxn analog rx signal negative input (diff) rx input analog in v com forced at vdd/2 51 rxp analog rx signal positive input (diff) rx input analog in v com forced at vdd/2 52 xtal bypass crystal oscillator bypass selection pin strap schmitt in high z 53 pll pll enable/disable selection pin strap schmitt in high z 54 dacvref dac voltage reference decoupling c network analog bi nodc current 55 avdddac dac analog positive supply ana supply direct bi z = 0 ? ? 56 avdd xtal crystal driver analog positive supply ana supply direct bi z = 0 ? ? 57 xtalo crystal driver connection 1 crystal analog bi x cap sensitive 58 xtali crystal driver connection 2 crystal analog bi x cap sensitive table 1. pinning description MTC20154 afe (continued) pin name description connection type dir. main characteristics .com .com .com .com .com 4 .com u datasheet
5/21 MTC20154 figure 2. MTC20154 groundi ng and decoupling networks 59 avss xtal crystal driver analog negative supply ana supply direct bi z = 0 ? ? 60 avssdac dac analog negative supply ana supply direct bi z = 0 ? ? 61 ivco vco steering current reference vco analog bi dc current 62 vcocap vco external capacity connection capacity analog bi no dc current 63 vcxoi vco steering current output vco analog bi dc current mode selection interface 26 ltnt mode selection: lt or nt (static) strap schmitt in high z 27 test test mode selection (static) strap schmitt in high z analog test access interface 41 t2n neg. diff input/output test access test analog bi v com = vdd/2 42 t2p pos. diff. input/output test access test analog bi v com = vdd/2 46 t1p pos. diff output test access test analog out v com = vdd/2 47 t1n neg. diff output test access test analog out v com = vdd/2 table 1. pinning description MTC20154 afe (continued) pin name description connection type dir. main characteristics analog vdd 10f 10f 100nf 10f 100nf 100nf 100nf 10f 100nf 10f 25 100nf avdd each pin must have its own capacitor 100nf vrap pin vref pin vran pin 26 oac vref dac vcocap pin avdd avod 38 agnd pin .com .com .com .com .com 4 .com u datasheet
MTC20154 6/21 figure 3. pin connection (top view) electrical ratings and characteristics absolute maximum ratings operation of the device beyond these limits may cause permanent damage. it is not implied that more than one of these conditions can be applied simultaneously. table 2. electrical characteristics symbol parameter min. typ. max. unit v dd any v dd supply voltage, related to substrate -0,5 5 vhh v in voltage at any input pin -0,5 v dd +0.5 v t st g storage temperature -40 125 c t l lead temperature (10 second soldering) 300 c p d power dissipation 350 350 500 mw t j junction temperature -40 110 c 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 tx3 tx2 tx1 tx0 ctrlin dvdd dvdd clkm clkwd rx3 rx2 rx1 rx0 pwd dvss resetn 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 avssadc drvsd drv1 drv0 n.c. vref vran vrap avddadc ltnt test n.c. avddtxdrv txn txp avsstxdrv 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 dvss vcxoi vcocap ivco avssdac avssxtal xt ali xt alo avddxtal avddac dacvref pll xt albypass rxp rxn n.c. 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 avddlna t1n t1p n.c. avsslna avssfilt t2p t2n agnd avddfilt n.c. n.c. gp0 gp1 gp2 gp3 MTC20154-tq adsl analog front end .com .com .com .com .com 4 .com u datasheet
7/21 MTC20154 operating conditions unless specified, the characteristic limits of ?static characteristics? in this document apply for the following operating conditions: table 3. operating conditions static characteristics digital inputs schmitt-trigger inputs: txi, ctrlin, pdown, ltnt, resetn, test table 4. digital inputs digital outputs hard driven outputs: rxi, clkwd, gpi, drvi, drvsd table 5. digital outputs clock driver output: clkm table 6. clock driver output symbol parameter min. max. unit avdd avdd supply voltages, related to substrate 3.0 3.6 v dvdd dvdd supply voltages, related to substrate 2.7 3.6 v v in , v out voltage at any input and output pin 0 vdd v t amb ambient temperature - i version -40 85 c t amb ambient temperature - c version 0 70 c symbol parameter min. max. unit vil low level input voltage 0.2*dvdd v vih high level input voltage 0.8*dvdd v vh hysteresis 1.0 1.3 v cinp input capacitance 3 pf symbol parameter test condition min. max. unit vol low level output voltage iout = -4 ma .15*dvdd v voh high level output voltage iout = 4ma .85*dvdd v cload load capacitance 30 pf symbol parameter test condition min. max. unit vol low level output voltage iout = -4 ma .15*dvdd v voh high level output voltage iout = 4ma .85*dvdd v cload load capacitance 30 pf dcycle duty cycle 45 55 % .com .com .com .com .com 4 .com u datasheet
MTC20154 8/21 analog tx/rx signals the reference impedance for all power calculations is 100 ? . dmt signal a dmt signal is basically the sum of n independently qam modulated signals, each carried over a distinct carrier. the frequency separation of each carrier is 4.3125 khz with a total number of 256 carriers (ansi). for large n, the signal can be modelled by a gaussian process with a certain amplitude probability density function. since the maximum amplitude is expected to arise very rarely, the signal is clipped to trade-off the resulting snr loss against ad/da dynamic range. a clipping factor (vpeak/vrms = ?crest factor?) of 5 is used resulting in a maximum snr of 75 db. adsl dmt signals are nominally sent at -40 dbm/hz +/- 3 db (-3.65 dbm/carrier) with a maximal power of 100 mw for downlink transmitter and 4.5 mw for uplink transmitter. the minimum snr+d needed for dmt carrier demodulation is about (3*n+20) db with a minimum of 38 db where n is the constellation size of a carrier (in bits). table 7. signal levels (on the line) table 8. total signal level (on the line) lt side nt side description rx tx rx tx max level 839 mvpdif 15.8 vpdif 3.95 vpdif 3.4 vpdif max rms level 168 vrms 3.16 vrms 791 mvrms 671 mvrms min level 54 mvpdif 3.95 vpdif 42 mvpdif 839 mvpdif min rms level 11 mvrms 791 mvrms 8 mvrms 168 mvrms lt side nt side description rx rx max level for receiver 4 vpdif (long line) 4.2 vpdif (short line) .com .com .com .com .com 4 .com u datasheet
9/21 MTC20154 atu-c side block diagram the transformer at the atu-c side has a 1:2 ratio. the termination resistors are 12.5 ? in case of 100 ? lines. the hybrid bridge resistors should be < 2.5 k ? for low-noise. an hp filter must be used on the tx path to reduce dmt sidelobes and out-of-band noise influence on the receiver. on the rx path, a lp filter must be used in order to reduce the echo signal level and to avoid saturation of the input stage of the receiver. the pots filter is used in both directions to reduce crosstalk between adsl signals and pots speech and signalling. figure 4. atu-c afe schematics (for detailed schematics see mtb-20150-ebc reference design. ) gtx line driver pots filter lp pots filter pots h p f txp txn line zo=100 2:1 rxt1 rxt2 r 12.5 interface to mtc-20146/147/156 2r 2r 12.5 r p.d. -g..+6db -15.. 31db lp 1.1 mhz lp 138 khz mtc-20154 vcodac vcxo 35.328 mhz or 17.664 mhz lna d/a convertor d/a convertor 12bits 8.832 ms/s 4.416 ms/s 4 resetn ltnt=1 ctrlin 4 13bits 8.832 ms/s 4.416 ms/s master clock 35.328 mhz nibbles 17.664 mhz word 8.832/4.416 mhz l p f rxn [0:1] rxp [0:1] vcxoi .com .com .com .com .com 4 .com u datasheet
MTC20154 10/21 atu-r side block diagram the atu-r side block diagram is equal to the atu-c side block diagram with the following differences: - the transformer ratio is 1:1 - termination resistors are 50 ? for 100 ? lines. an lp filter may be used on the tx path to reduce dmt sidelobes and out-of-band noise influence on the receiver. on the rx path, a hp filter must be used in order to reduce the echo signal level and to avoid saturation of the input stage of the receiver. the pots filter is used in both directions to reduce crosstalk between adsl signals and pots speech and signalling. figure 5. atu-r afe schematics (for detailed schematics see mtb-20141-ebr reference design. ) gtx line driver pots filter lp pots filter pots h p f txp txn line zo=100 2:1 rxt1 rxt2 r 50 interface to mtc-20146/147/156 2r 2r 50 r p.d. -g..+6db 0.. 31db lp 138 khz lp 1.1 mhz vcodac vcxo 35.328 mhz or 17.664 mhz vcxo lna d/a convertor d/a convertor 12bits 8.832 ms/s 4.416 ms/s 4 resetn ltnt= 0 ctrlin 4 13bits 8.832 ms/s 4.416 ms/s master clock 35.328 mhz nibbles 17.664 mhz word 8.832/4.416 mhz l p f rxn [0:1] rxp [0:1] vcxoi mtc-20154 .com .com .com .com .com 4 .com u datasheet
11/21 MTC20154 MTC20154 rx path speech filter an external bidirectional lp filter for up and downstream pots service splits out the speech signal to the analog telephone circuit on both the nt and lt sides of the line. the adsl analog front end integrated circuit does not contain any circuitry for the pots service but guarantees that the pots bandwidth is not disturbed by spurious signals from the adsl spectrum. channel filters the purpose of these external analog circuits is to provide partial echo cancellation by analog filtering of the receive signal for both atu-r (reception of downstream channel) and atu-c (reception of upstream channel). this is feasible because the upstream and the downstream data can be modulated on separate carriers (fdm). signal attenuator (att) and low noise amplifier the attenuator needs to be dc decoupled from the external circuitry. in fact, it is also used to internally fix the lna input common mode voltage at the nominal value: avdd/2. this is done by the use of an internal biasing circuit. it is therefore mandatory to decouple the MTC20154 input from any external dc biasing system. the low noise amplifier (lna) placed after the att will be used in combination with the attenu- ation block. the goal is to obtain a range of rx path input level varying from ?15 db to 31 db, while main- taining the noise contribution negligible. figure 6. signal attenuator (att) and low noise amplifier the input attenuator will have the following characteristics table 9. attenuator characteristics data min typical max unity input type ac only, dc decoupled ? common mode voltage (forced) ? vdd/2 ? v maximum input differential voltage ? vdd vdd+1vd vpdiff input impedance 10 14.47 19 kohms attenuation step ? 5 ? db attenuation range 0 ? ? 15 db maximum attenuation error ? .05 ? db digital interface ? 2 ? bits digital code ?11? ?> 0 db attenuation ?00? ?> ?15 db attenuation gain rxp rxn attenuator mtc-20154 vref 5 attenuation 2 lna .com .com .com .com .com 4 .com u datasheet
MTC20154 12/21 table 10. lna characteristics rx filters the combination of the external filter (an lc ladder filter typically) with the integrated lowpass filter pro- vides: ? echo reduction to improve dynamic range ? dmt sidelobe and out of band (anti-aliasing) attenuation. ? anti alias filter (60 db rejection @ image freq.) atu-r-rx filters the integrated filter characteristics are shown in table 6. atu-c-rx filter this filter is the same as the one used for atu-r_tx. linearity of rx linearity of the rx analog path is defined by the im3 product of two sinusoidal signals with frequencies f1 and f2 and each with 0.5 vpd amplitude (total _1 vpd) at the output of the rx-agc amplifier (i.e: before the adc) for the case of minimal agc setting. table 11. integrated filter characteristics atu-r-rx data min typical max unity input common mode voltage ? avdd/2 ? v input differential voltage ? 1 ? vpdiff maximum peak input differential voltage ? 1 ? vpdiff output common mode voltage ? avdd/2 ? v maximum peak output differential voltage ? 1 ? vpdiff amplification step 0.7 1 1.3 db amplification range 0 ? +31 db input refered noise at max gain, 5.5 6.5 8 nv/ hz min atten. (over a 36 khz to 1.1 mhz band) power consumption ? 32 ? mw digital interface ? 5 ? bits digital code ?00000? ?> 0 db amplification ?11111? ?> +31 db amplification description value/units type 4th order butterworth cut-off frequency 1.104 mhz (f0) max. in-band ripple 0-2 db .com .com .com .com .com 4 .com u datasheet
13/21 MTC20154 table 12. linearity of atu-r-rx table 13. linearity of atu-c-rx a/d converter a pipeline architecture is used for the a/d converter. table 14. a/d converter specifications power supply rejection the noise on the power supplies for the rx-path must be lower than the following: < 50 mvrms in-band white noise for any avdd. figure 7. power supply rejection f1 (0.5 vpd) f2 (0.5 vpd) 300 khz 200 khz 500 khz 400 khz 700 khz 600 khz s/im3 (agc = 0 db) 59.5 db @100 khz 53.5 db @400 khz 43.5 db @700 khz 42.5 db @800 khz 59.5 db @300 khz 48.0 db @600 khz 48.0 db @500 khz 42.5 db @800 khz f1 (0,5 vpd) 80 khz f2 (0,5 vpd) 70 khz s/im3 56.5 db @60 khz (agc = 20 db) 56.5 db @90 khz number of bits: 13 bits minimum resolution of the a/d converter 11 bits linearity error of the a/d converter (range: -6 db fs) < 4 lsb (out of 13 bits) full scale input range: 1.1 vpdif (+- 5 % @ 3.3 v) sampling rate: 8.832 mhz maximum attenuation at 1.1 mhz: < 0.5 db without in-band ripple latency: 5 sampling clock periods 1k -40 db hz -50 -60 -70 10k 100k 1m 10m .com .com .com .com .com 4 .com u datasheet
MTC20154 14/21 tx pre-driver capability the pre-driver drives an external line power amplifier which transmits the required power to the line. table 15. pre-driver characteristics tx filter the tx filters act not only to suppress the dmt sidebands but also as smoothing filters on the d/a con- verter?s output to suppress the image spectrum. for this reason they are realised in a time continuous ap- proach. atu-r-tx filter the purpose of this filter is to remove out-of-band noise of the atu-r-tx path echoed to the atu-r-rx path. in order to meet the transmitter spectral response, additional filtering is (digitally) performed. the integrated filter has nominal characteristics shown in table 11: table 16. atu-r-tx filter characteristics atu-c-tx filter same filter as atu-r-rx. its purpose is now is to remove image frequency of the transmitted signal ac- cording the ansi definition. table 17. d/a converte r tx drive level to the external line driver for max agc setting 2 vpdif external line driver input impedance: resistive > 200 ? capacitive < 30 pf pre-driver characteristics: gain range: -9 db...6 db with step = 1 db common mode voltage: avdb/2 output common mode voltage: 30 nv/hz description value/units input refered noise 94 nv/ max. input level 1 vpd max. output level 1 vpd type 4th order chebychef cut-off frequency 138 khz (f0) max. in-band ripple 0.5 db description value/units number of bits: 12 bits minimum resolution of the d/a converter 11 bits linearity error of the d/a converter < 1 lsb (out of 12 bits) full scale output range: 1 vpdif +- 5% sampling rate: 8.832 mhz (or 4.416 in alternative mode) latency: 1 sampling clock period hz .com .com .com .com .com 4 .com u datasheet
15/21 MTC20154 linearity of atu-c-tx linearity of the tx is defined by the im3 product of two sinusoidal signals with frequencies f1 and f2 and each with 0.25 vpd amplitude (-6 db fs) at the output of the pre-driver for the case of a total agc = 0 db. table 18. linearity of atu-c-tx table 19. linearity of atu-r-tx power supply rejection the noise on the power supplies for the tx-path must be lower than the following: < 50 mvrms in band white noise for avdd. < 15 mvrms in band white noise for pre-driver avdd. voltage controlled crystal oscillator a voltage controlled crystal oscillator driver is integrated in the MTC20154. two nominal frequencies can be used: 35.328 mhz or 17.664 mhz. the quartz crystal is connected between the pins xtali and xta- lo. the principle of the vcxo control is depicted on the figure beside. figure 8. principle of the vcxo control (atu-r) f1 (0.25 vpd) f2 (0.25 vpd) 300 khz 200 khz 500 khz 400 khz 700 khz 600 khz s/im3 (agc = 0 db) 59.5 db @100 khz 53.5 db @400 khz 43.5 db @700 khz 42.5 db @800 khz 59.5 db @300 khz 45.0 db @600 khz 48.0 db @500 khz 42.5 db @800 khz f1 (0.25 vpd) 80 k f2 (0.25 vpd) 70 k s/im3 (agc = 0 db) 59.5 db (60 k/90 k) avdd avdd avdd/22 -> avdd/2 vcocap ivco mtc-20154 ron=200 ? vcxout agnd r1 rref -15v xtal1 xtal0 c t 500k ? +/- 30% dac ctrlin 8 freq. doubler mux clock .com .com .com .com .com 4 .com u datasheet
MTC20154 16/21 the crystal?s exact oscillation frequency can be tuned around the nominal frequency. this is needed in order to allow the system to minimize the clock phase shift between the lt and the nt modems. the in- formation coming from the digital processor via the ctrlin path is used to drive a 8 bits dac (resistor ladder architecture) which generates a control current. this current is externally converted and filtered to generate the required control voltage for the varicap. the vcxo characteristics are given in the following table. table 20. vcxo characteristics pll based frequency doubler dual crystal frequency can now be used needed when a 17.644 mhz crystal with the MTC20154 on?board crystal is used. a frequency doubler, build driver. however, a master clock up around a phase locked loop (pll), frequency of 35.328 mhz is still will then be used. digital interface control interface the digital code setting for the MTC20154 configuration is sent over a serial line (ctrlin) using the word clock (clwd). the data burst is composed of 16 bits from which the first bit is used as start bit (?0?), the three lsbs being used to identify the data contained in the 12 remaining bits. test related data are latched but they are overruled by the normal settings if the test pin is low. control interface timing the control interface bits are considered valid on each positive edge of the master clock (clkm). they will be sampled at this moment. the stop bit will trigger the internal data validation. the timing require- ments are depicted in the following figure and table: figure 9. control interface timing diagram data min typical max unity needed crystal accuracy 50 ? ? ppm needed crystal frequency tuning range 100 ? ? ppm dac resolution - 8 - bit dac output voltage range ? avdd/2 ? v dac differential non linearity error ? ? 1.5 lsb dac integrated non linearity error ? ? 4 lsb vcxo nominal output current (rref = 16.5 k avdd = 3.3 v) 95 100 105 ma power consumption ? .225 ? mw clkm clkwd ctrlin start bit th ctrl data bits ctrl cmd bits 1 stop bit (high) ts .com .com .com .com .com 4 .com u datasheet
17/21 MTC20154 table 21. receive / transmit protocol data set up and hold time are specified versus rising edge of clkm receive / transmit interface the digital interface is based on a 4 * 8.832 mhz (35.328 mhz) clock. the 8.832mhz 12 bits a/d output signal or the d/a input signal are sipo multiplexed over 4 parallel 35.328 mhz data lines in the following table. if osr = 2 bit is selected, clknib is used as nibble clock (17.664 mhz, disabled in normal mode), and all the rxi, txi, clkwd periods are twice as long as in normal mode. table 22. receive / transmit protocol tx / txe signal dynamic range the dynamic range of the signal for both dacs is 12 bits extracted from the available signed 16 bit repre- sentation coming from the digital processor. the maximal positive number is 2 14 -1, the most negative number is -2 14 , the 3 lsbs are ignored. any signal exceeding these limits is clamped to the maximal value. figure 10. tx/txe bit map rx signal dynamic range the dynamic range of the signal from the adc is limited to 13 bits. those bits are converted to a signed representation with a maximal positive number of 2 14 -1 and a most negative number of 2 14 . the 2 lsbs are filled with ?0?. figure 11. rx bit map symbol parameters min typ max remarks ts setup time 7 ns ? ? th hold time 0.2 ns ? ? tdv data valid 0.5 ns ? 4 ns n0 n1 n2 n3 rxd0 / txd0 will contain b0 b4 b8 b12 rxd1 / txd1 will contain b1 b5 b9 b13 rxd2 / txd2 will contain b2 b6 b10 b14 rxd3 / txd3 will contain b3 b7 b11 b15 sign sign b10 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0 n.u. n.u. n.u. sign b11 b12 b10 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0 0 0 .com .com .com .com .com 4 .com u datasheet
MTC20154 18/21 receive / transmit interface timing this interface is a triple (rx,tx, txe) nibble-serial interface running at 8.8 mhz sampling (normal mode). the data are represented in 16 bits format, and transferred in groups of 4 bits (nibbles). the lsbs are transferred first. the MTC20154 generates a nibble clock (= master clock in normal mode, clknib in osr = 2 mode) and word signals shared by the three interfaces. data is transmitted on the rising edge of the master clock (clkm/clknib) and sampled on the low going edge of clkm/clknib. this holds for the data stream from MTC20154 and from the digital processor. data, clwd setup and hold times are 5 ns with reference to the falling edge of clkm/clknib. rxd is sampled with clkm rising edge. figure 12. tx/txe/rx digital interface timing power down the MTC20154 is placed in power-down mode when the pd pin is high. the system specifications are requiring different behavior of the MTC20154 under power down mode according to the fact that the MTC20154 is used at the lt or the nt side. the chip status is depicted in the following table: table 23. power down power down lt side power down nt side clkm pin is replicating the xtalo input clock (no crystal used at lt side). system clock available clkwd is generated. digital blocks active analog tx path is in powerdown external driver is forced to power up crystal driver + vcodac are active clkwd is generated. digital blocks active, except for rx?i/o?s ? they are at low lovel analog rx & tx are in powerdown external driver is forced to power down clkm 35.328 mhz clwd 8.832 mhz txdx/rxdx n0 n1 n2 n3 clknib 17.664 mhz clwd 4.416 mhz txdx/rxdx n0 n1 osr=2 n2 n3 .com .com .com .com .com 4 .com u datasheet
19/21 MTC20154 reset function the MTC20154 is placed in reset mode when the resetn pin is pulled to ground (active low signal). the system specifications are requiring different behavior of the MTC20154 under reset mode according to the fact that the MTC20154 is used at the lt or the nt side. the chip status is depicted in the following table: table 24. reset function (n.b. the reset signal is dominant over the powerdown signal.) reset lt side clkm pin is replicating the xtalo input clock (no crystal used at lt side). system clock available clkwd is not generated. the pin stays at high level. digital blocks are in reset: no activity analog blocks are in powerdown external driver is forced to powerdown reset nt side crystal driver in power down: no clkm signal available. no system clock avail-able. clkwd is not generated. the pin stays at high level digital blocks are in reset: no activity analog blocks are in powerdown external driver is forced to powerdown .com .com .com .com .com 4 .com u datasheet
MTC20154 20/21 outline and mechanical data a a2 a1 b c 16 17 32 33 48 49 64 e3 d3 e1 e d1 d e 1 k b tqfp64 l l1 seating plane 0.08mm dim. mm inch min. typ. max. min. typ. max. a 1.60 0.063 a1 0.05 0.15 0.002 0.006 a2 1.35 1.40 1.45 0.053 0.055 0.057 b 0.17 0.22 0.27 0.0066 0.0086 0.0086 c 0.09 0.0035 d 11.80 12.00 12.20 0.464 0.472 0.480 d1 9.80 10.00 10.20 0.386 0.394 0.401 d3 7.50 0.295 e 0.50 0.0197 e 11.80 12.00 12.20 0.464 0.472 0.480 e1 9.80 10.00 10.20 0.386 0.394 0.401 e3 7.50 0.295 l 0.45 0.60 0.75 0.0177 0.0236 0.0295 l1 1.00 0.0393 k 0? (min.), 3.5? (min.), 7?(max.) ccc 0.080 0.0031 tqfp64 (10 x 10 x 1.4mm) 0051434 e ccc .com .com .com .com .com 4 .com u datasheet
information furnished is believed to be accurate and reliable. however, stmicroelectronics assu mes no responsibility for the co nsequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of stmicroelectronics. specifications mentioned in this publicati on are subject to change without notice. this publication supersedes and replac es all information previously supplied. stmicroelectronics prod ucts are not authorized for use as critical components in life support devices or systems without express written approval of stmicroelectro nics. the st logo is a registered trademark of stmicroelectronics. all other names are the property of their respective owners ? 2004 stmicroelectronics - all rights reserved stmicroelectronics group of companies australia - belgium - brazil - canada - china - czech republic - finland - france - germany - hong kong - india - israel - ital y - japan - malaysia - malta - morocco - singapore - spain - sweden - switzerland - united kingdom - united states www.st.com 21/21 MTC20154 .com .com .com .com 4 .com u datasheet


▲Up To Search▲   

 
Price & Availability of MTC20154

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X